You may seek help from any cadet or instructor, not limited to this course, and reference any publication in its completion. Online resources are acceptable. However, no resources containing a solution is allowed. Your work must always be your own. Normal documentation of all resources utilized is required.

## Overall design flow:

In this in-class exercise, you will learn how to use the Time Division Multiplexor (TDM) by building a test bench for it and simulating. This will be directly applicable to creating your elevator controller in Lab4. This ICE will only be worth 50 pts (instead of 100) when averaged with the other ICEs.

## Overview

The TDM allows you to rapidly switch between multiple data sets. This is especially useful when you only have one channel on which to send data (your seven segment display for instance). The TDM operation is fairly simple. It is driven by a clock and cycles between 4 different inputs continuously. Only one of the 4 inputs comes out of the TDM at a time. Lets start by going through each of the signals in the TDM entity. You can see a picture of the TDM entity in Figure 1 below.

```
entity TDM4 is
    generic ( constant k WIDTH : natural := 4); -- bits in input and output
    Port ( i CLK
                            : in STD LOGIC;
                           : in STD_LOGIC; -- asynchronous
: in STD_LOGIC_VECTOR (k_WIDTH - 1 downto 0);
: in STD_LOGIC_VECTOR (k_WIDTH - 1 downto 0);
             i RESET
             i D3
             i D2
                            : in STD LOGIC VECTOR (k WIDTH - 1 downto 0);
             i D1
                            : in STD LOGIC VECTOR (k WIDTH - 1 downto 0);
             i DO
                            : out STD LOGIC VECTOR (k WIDTH - 1 downto 0);
             o DATA
                            : out STD LOGIC VECTOR (3 downto 0) -- selected data line (one-cold)
             o SEL
    );
end TDM4;
```

Figure 1. TDM Entity

Let's discuss each signal and what it does:

- K\_WIDTH is a generic constant. A constant is a set value used elsewhere (like our test bench clock period). The generic terminology means it is a value that can be set by the user when they instantiate the component. We will discuss later how it impacts this design
- i CLK is an input signal which drives the TDM. You will connect it to your test bench's simulated clk
- i RESET is an input signal which resets the TDM which sets the output to i D0.
- i\_D3 is the first of 4 data sets which are passed into the TDM. Notice that it is a vector of k\_WIDTH -1 downto 0). This means if K\_WIDTH is 4 i\_D3 is a 4 bit vector from 3 downto 0. K\_WIDTH then allows the user to determine how big of a vector is going to be passed through. We will use 4 in this example, but if you were to use this with your seven segment decoder you could set it to 7.
- i\_D2 is the second of 4 data sets which are passed into the TDM.
- i D1 is the second of 4 data sets which are passed into the TDM.
- i\_D0 is the second of 4 data sets which are passed into the TDM.
- o DATA represents the output of the TDM. At any point in time it will be one of i D3, i D2, i D1, or i D0.
- o\_SEL is an output vector that tells the user which of the input channels has been selected. It is one cold meaning "0111" indicates i\_D3, "1011" indicates i\_D2, "1101" indicates i\_D1, and "1110" indicates i\_D0. You will not need to use this signal in this exercise, other than to verify it is indeed working

## **Create a Testbench**

- 1. Use the provided TDM4 tb file.
- 2. Finish the component declaration started in the test bench. Remember that you can grab this directly from the entity of the provided component.
- 3. Next we need to declare every signal we are going to use in this test bench. Essentially, every signal in our component's entity must have a companion signal in the test bench
  - a. Declare the signal "i CLK" of type std logic
  - b. Declare the constant "k\_clk\_period" of time time. Set it to 20 ns. This is our simulated clock.
  - c. Declare the signal "i RESET" of type std logic
  - d. Declare the constant k IO WIDTH of type natural and set it to 4.
  - e. Declare the signals i\_D3, i\_D2, i\_D1, i\_D0, o\_DATA of type std\_logic\_vector (k\_IO\_WIDTH 1 downto 0).
  - f. Declare the signal o\_SEL of type std\_logic\_vector(3 downto 0).
- 4. Now complete the port map by connecting your newly declared signals to the signals in the TDM port map.
- 5. We need to finish setting up our clk process to drive our TDM. Finish the process using the same method as in our previous FSM test benches
- 6. The only thing we have left is to define our input vectors. Generally, when using the TDM these inputs will come from somewhere else (the output of your basic elevator controller in lab4 for instance). However, in this test we are going to hard code inputs. Assign the following values to the data inputs under the comment "—assign the values to data inputs"
  - a. i\_D3 should be "1100"
  - b. i D2 should be "1001"
  - c. i D1 should be "0110"
  - d. i D0 should be "0011"
- 7. Set your simulation to run for only 160 ns and run it. You should get a waveform that looks like Figure 2 below except your i\_D3-i\_D1 should be C, 9, 6, 3 and the o\_DATA should show 3, 6, 9, c, 3, 6, 9, c:



Figure 2. Simulation Waveform

When you have finished, put a screenshot of your waveform and the answers to the following questions in a word document with your name and documentation statement and submit to your instructor.

- 1. What does the TDM do?
- 2. What is the importance of k\_WIDTH?
- 3. What is the purpose of o SEL?
- 4. Why was your waveform different than the provided example (It's supposed to be)?